# Low-Voltage Class AB Operational Amplifier Volney C. Vincence<sup>1,2</sup> <sup>1</sup>Laboratório de Circuitos Integrados Universidade Federal de Santa Catarina CEP 88 040-900 - Florianópolis - SC - Brasil <sup>2</sup>Universidade do Estado de Santa Catarina CEP 89 203-100 - Joinville - SC - Brasil e-mail: vincence@eel.ufsc.br ## Abstract This paper presents a CMOS low-voltage operational amplifier, which uses a minimum selector circuit to control the class AB operation of the output stage. The operational amplifier basic characteristics are analyzed and simulated using the SMASH 4.0 simulator with the ACM model of the MOSFET. The supply voltage is 1.5V and the total quiescent current is 4.5µA for a unity-gain frequency of IMHz. This design is being integrated on the AMS 0.8µm CMOS technology. The operational amplifier presented here offers a competitive design choice for low-power low-voltage circuits. ## 1. Introduction In the last years many efforts have been made for the reduction of both the supply voltage and the power consumed by the CMOS circuits [1], mainly due to the increasing use of portable equipment. The correct operation of analog circuits at low-voltage demands to explore new blocks and new circuits topologies. For analog circuits, the operational amplifier (opamp) is one of the most useful blocks. The opamp is usually made up of two gain stages, namely, the differential input stage and the output stage. In this paper, we will place more emphasis on the output stage due to its high current, demanded by the resistive nature of the load. In class A output stages, the maximum current is equal to the bias current. Class B output stages combine high output current capability with very low quiescent current but introduce crossover distortion. The common-source class AB stage, Fig. 1(a), presents a good trade-off between distortion and quiescent dissipation. The output transistors are biased with a small quiescent current compared to the maximum output current, which reduces crossover distortion in comparison with class B output stage. Furthermore, a minimum current in the output transistors, for any bias condition, prevents a turn-on delay of the non-active transistor and, thus, crossover distortion [7]. Carlos Galup-Montoro<sup>1</sup>, Marcio C. Schneider<sup>1</sup> Laboratório de Circuitos Integrados Universidade Federal de Santa Catarina CEP 88 040-900 - Florianópolis - SC - Brasil e-mail: marcio@eel.ufsc.br In Fig. 1(b) we can observe the ideal characteristic of a class AB amplifier. The quiescent current $I_Q$ is slightly higher than the minimum current $I_{min}$ . The maximum source and sink currents depend on both the supply voltage and the dimensions of the transistors. Fig. 1: (a) Common-source class AB stage. (b) Ideal characteristic for class AB stage. (c) Non-linear function for class AB control. In this work, an opamp with class AB output is proposed. The amplifier structure is very simple, its power consumption is low, and it can operate with supply voltages down to 1.5V. The class AB control block is composed of a translinear circuit, whose analysis and experimental results are presented in section 2. The operation of the opamp together with simulation results are shown in section 3. This opamp is intended to operate in a S/H circuit and should be capable of driving resistive loads. #### 2. Minimum current selector circuit To obtain the class AB control of the output stage, a non-linear function such as the one in Fig. 1(c) is necessary and can be accomplished by a translinear MOS circuit [4]. There are several forms to implement the characteristic represented in Fig. 1(c) [4-6]. One of them, based on the minimum current selector circuit of Fig. 2 [4], was used in this work. For the analysis of the circuit in Fig. 2, assume that all transistors have the same dimensions. When I<sub>N</sub> is much larger than I<sub>B</sub>, transistor M1 operates in the linear region; consequently, $V_{GSM2} \approx V_{GSM3}$ and $I_P \approx I_B$ . When $I_P$ is much larger than $I_B$ , the voltage $V_{\text{DM1}}$ increases forcing M1 to operate in saturation and $I_{\text{N}}$ $\approx$ I<sub>B</sub>. Finally, for I<sub>N</sub> = I<sub>P</sub> V<sub>GS3</sub> = V<sub>GS4</sub>; consequently, M1 and M2 behave as the series association of two transistors. Therefore, I<sub>N</sub>=I<sub>P</sub>=2I<sub>B</sub>. The MOS translinear stage was simulated with SMASH [14] and the advanced compact MOSFET (ACM) model [12, 14]. The ES2-0.7µm technology was chosen. The aspect ratio of all transistors are the same, 50µm/20µm, and the results of the simulation are shown in Fig. 3(a). Fig. 2: Translinear structure that implements the function of Fig. 1(c). For the experimental verification, transistors with aspect ratio $18\mu m$ /5 $\mu m$ from a $2\mu m$ technology were used. The experimental results shown in Fig. 3(b), are in close agreement with simulation. The difference between experimental and simulation is mainly caused by mismatch. Fig. 3: (a) Simulated normalized transfer characteristic. I<sub>S</sub> = 172nA. (b) Experimental normalized transfer characteristic. I<sub>S</sub> = 200nA. In Fig. 3, $i_f = \frac{I_B}{I_S}$ is the normalized drain current, while $I_S = \mu n C_{ox} \phi^2 t W/2L$ is the normalization current [12]. The minimum current selector circuit as presented in Fig. 2 is asymmetric. To convert it into a symmetrical-circuit, M1 and M2 are divided into M1A, M1B, M2A, and M2B, as shown in Fig. 4. Fig. 4: Modified translinear structure of Fig. 2. # 3. Class AB amplifier with minimum current control There are several categories of CMOS class AB output stages [7, 8, 13]. The topology of our class AB opamp is based on [8], Fig. 5. In this work, we propose to implement the bias control circuit using the minimum current circuit shown in the previous section. Fig. 5: Principle of class AB compact amplifier. The new opamp (Fig. 6(a)) is constituted of two stages and the class AB control circuit. The first stage is formed by a differential amplifier (M1 and M2), followed by a cascode amplifier. The second stage is a push-pull amplifier (M25 and M26). The class AB control circuit is formed by two minimum current selectors [4], given by transistors M10-M13 and MD10-MD13. When the voltages in nodes 8 and 10 are the same the output current is null and the output quiescent current is given by: $$I_{Q26} = I_{B} \frac{(W/L)_{26}}{(W/L)_{11}} \quad I_{Q25} = I_{B} \frac{(W/L)_{7}}{(W/L)_{11}} \cdot \frac{(W/L)_{25}}{(W/L)_{8}}$$ (1) The bias voltage Vb1 is supplied by the circuit of Fig. 6(b) [9], designed to bias M3 and M4 in the edge of saturation. The design of a class AB amplifier for the sample-hold circuit shown in appendix A will be presented. For own application, a unity-gain frequency of 1MHz is adequate. From the analysis of the settling time [11], we chose the value of $g_{mll}$ ( $g_{mll}=g_{m25}+g_{m26}$ ), the transconductance of the second stage. Fig. 6: (a) Amplifier with class AB control based on the minimum current selector circuit. (b) Bias circuit for Vb1[9]. Setting the zero of the opamp frequency response at 10 times the unity-gain frequency, approximately, it follows that $g_{ml} \approx g_{mll}/10$ . The compensation capacitance $C_C = CM1 + CM2$ is determined from the gain-bandwidth product $GBW = g_{ml}/C_C$ . The transistors were sized using the all region current-based MOSFET model of references [12, 14]. The main design equations are: $$I_{D} = n \cdot \phi_{t} \cdot g_{m} \cdot \left(\frac{1 + \sqrt{1 + i_{f}}}{2}\right)$$ (1) $$\left(\frac{\mathbf{W}}{\mathbf{L}}\right) = \frac{\mathbf{g}_{\mathrm{m}}}{\mu_{\mathrm{n,p}} \cdot \mathbf{C}_{\mathrm{ox}}' \cdot \phi_{\mathrm{t}}} \left(\frac{1}{\sqrt{1 + i_{\mathrm{f}}} - 1}\right) \tag{3}$$ $$\left(\frac{\mathbf{W}}{\mathbf{L}}\right) = \frac{\mathbf{I}_{\mathbf{B}}}{\mathbf{I}_{\mathbf{SOn}}\mathbf{i}_{\mathbf{f}}} \tag{4}$$ where n is the slope factor, $\phi_t$ is the thermal voltage, $i_f = I_D/I_S$ is the inversion level. The other symbols have their usual meanings. Table I shows the design value for the class AB opamp with minimum current control circuit. Table I: Design value for the class AB opamp. | 0.000 | Value | Units | | | |--------------------|-------|---------------------------------------|--|--| | $V_{DD} = -V_{SS}$ | 0.75 | V<br>μA<br>μA<br>μS<br>Hz<br>μs<br>μS | | | | I <sub>B</sub> | 0.6 | | | | | $I_Q$ | 1.5 | | | | | g <sub>mI</sub> | 7.5 | | | | | $f_{\mathbf{u}}$ | 1M | | | | | t <sub>s</sub> | 4 | | | | | g <sub>mII</sub> | 65 | | | | Given the transistor transconductances, the dimensions can be determined by specifying either the inversion level or the drain current. For this low-frequency design, operation in moderate inversion was chosen. The dimensions and inversion levels of the transistors are summarized in Table II. Table II: Aspect ratios and inversion levels of the transistors of the class AB amplifier. | | Value | Unit | | | | |-----------------------------------------------------|-------|-------|--|--|--| | (W/L) <sub>1, 2</sub> | 38/2 | μm/μm | | | | | (W/L) <sub>25</sub> | 95/2 | μm/μm | | | | | (W/L) <sub>26</sub> | 34/2 | μm/μm | | | | | (W/L) <sub>40,3,4,5,6</sub> (W/L) <sub>P6,P8,</sub> | 14/4 | μm/μm | | | | | (W/L) <sub>21,22,31,33,34</sub> | 8/4 | μm/μm | | | | | (W/L) <sub>7</sub> | 7/2 | μm/μm | | | | | $(W/L)_{10,11,12,13}$ | 14/2 | μm/μm | | | | | (W/L) <sub>8</sub> | 19/2 | μm/μm | | | | | $(W/L)_{30,32}$ | 16/4 | μm/μm | | | | | (W/L) <sub>P7,P9,P10</sub> | 7/4 | μm/μm | | | | | $C_{M1}, C_{M2}$ | 1 | pF | | | | | i <sub>f(M30-M34)</sub> | 10 | | | | | | i <sub>f_ (remaining transistor)</sub> | 2 | | | | | The opamp is going to be used in the S/H shown in Fig. A1. For both the load transistor M3 and the feedback transistor M2, W/L = $10\mu m/20\mu m$ , and the maximum current is $3.5\mu A$ . Thus, the opamp should supply at least $7\mu A$ . The opamp was simulated with SMASH 4.0 [14] using the ACM model. In Fig. 7 the open loop AC characteristics of the opamp are presented. The low-frequency gain is about 106dB and the phase margin is $47^{\circ}$ . Fig. 7: AC characteristic for the class AB opamp. Fig. 8 presents the DC transfer characteristic of the opamp of Fig. A1 operating in the sample mode. $I_{\rm in}$ is the current through M1. The currents of the transistors M25 and M26 are plotted. The quiescent current of M25 (or M26) is around 1.6 $\mu$ A and the minimum value tends towards 0.8 $\mu$ A. The total quiescent current of the opamp is 5 $I_B$ + $I_Q$ , that is, 4.5 $\mu$ A. The break points for input currents of the order of $\pm 5\mu$ A are caused by voltage swing in the opamp output, which is limited to values close to $V_{DD}$ and $V_{SS}$ . Fig. 8: DC characteristics of the S/H amplifier in Fig A1. I<sub>in</sub> current is the x-axis variable In Fig. 9, V20 and V54 represent the output voltage (Vo) and the input voltage, respectively, of the circuit of Fig. A1. The settling time to $\delta$ =04% is around 4 $\mu$ s. Table III summarizes the opamp characteristics simulated with SMASH [14]. | /(20)<br>/(54) | | V(54) | | | . į | | | | | | | | | |----------------|--------------|-------------|-----------------|-------------|----------------|----------------|---------------------------------------|-------------|-------------|-------------|------------------------------|-----|--------| | | | < | | | | | | | | ÷ | . ∦ | | 580m | | - | <del>-</del> | | | | | . j | | | | | · <del> </del> · · · · · | | . 582m | | | | | ببسدان | | | | | | | | | | -584m | | 100000 | | -: / | | | - | • ' | / | 1 | | 1 . | 11 | | -586m | | | | / | | | | | / | | | | 11 | | 1 | | 1 | | | · | | · | · | · · · · · · · · · · · · · · · · · · · | (20) | | | 4 | . j | 588m | | | } | ./ | | | | | | | | | | | 590m | | L.i., | | <i>I.</i> 1 | | | | | | | | | J.A. | | -592m | | | | $I^{\perp}$ | | | - | | | | | : | 11 | | -594m | | 1 | | | | | ÷ | ţ | 4 | · · · · · | *** | · · · · · | 44 | | | | 1 | | | | | · 4 | · {· · · · · · | | | | | 41 | v i | 598m | | 1 | | | | | | | | | | | | Λi | . 598m | | | -17 | 1 | 1 | : | | : | | 1 | 1 | 1 | | 1 | -600m | | | 17- | : | | | | | | 7 | | | 1 | | 602m | | 177 | | | · į · · · · · · | | | | | · | 9 | | 1 | | ٦ : | | | · · · · · · | <del></del> | + | <del></del> | <del>- (</del> | + | <del></del> | <del></del> | <del></del> | <del></del> | ન્ | | -604m | | | | | | | | . į | | | | | | i | 606m | Fig. 9: Transient response of the S/R circuit of Fig. A1. Table III: Simulated opamp characteristics. | | Value | Unit | | | | |-------------------------------------------------|-----------|-----------|--|--|--| | $V_{DD} = -V_{SS}$ | 0.75 | V | | | | | $G_{DC}$ | 106_ | dB | | | | | GBW | 1 | MHz<br>μs | | | | | $t_s(0.4\%)$ | 4 | | | | | | I <sub>total</sub> | 4.5 | μΑ | | | | | Bias voltage (V <sub>B</sub> ) | -0.59 | V | | | | | Maximum output current | ±95 | μΑ | | | | | PSRR (V <sub>DD</sub> ): DC<br>100kHz | 105<br>40 | dB<br>dB | | | | | PSRR (V <sub>SS</sub> ): DC<br>100kHz | 115<br>20 | dB<br>dB | | | | | Input-referred noise spectral density (f=1kHz) | 95 | nV/√Hz | | | | | Input-referred noise<br>(1Hz-10kHz) | 9 | μV | | | | | THD (S/H)<br>f=1kHz , I <sub>in</sub> =3µA | -71 | dB | | | | | Z <sub>out</sub> (open loop) (1kHz) | 30k | Ω | | | | | Z <sub>out</sub> (closed loop) of S/H<br>(1kHz) | 35 | Ω | | | | ### 4. Conclusions A very simple operational amplifier, class AB output stage for low-voltage operation was presented. The class AB control is based on the minimum current selector circuit presented in [4]. The simulation results are summarized in Table III. The opamp is being integrated on the AMS 0.8µm technology [10] and the prototype should be ready for tests in April 2001. ## Acknowledgments The authors are grateful to CNPq and CAPES for the partial financial support of this work. # Appendix A Sample-hold The class AB amplifier was designed to operate in a sample-hold (S/H) of the switched-MOSFET technique (SM) [2, 3], Fig. A1. The specs to be met are: unity-gain frequency of 1MHz, hold capacitor $C_H = 5 p F$ , load conductance $g_L = 17 \mu S$ and settling time ( $\delta$ =0.4%) less than $5 \mu s$ . The settling time for a S/H circuit is given by equation (A1) [11] with $g_1 = g_2 = g_3 = g_L$ where $g_1$ , $g_2$ , and $g_3$ are the conductances of the transistors M1, M2 and M3, respectively (Fig. A1). Fig. A1: S/H circuit [2, 3]. $$t_{s} = \left[\frac{3g_{L} + 2g_{mII}}{GBWg_{mII}} + \frac{C_{H}}{g_{L}}\right] \ln(1/\delta)$$ (A1) #### References [1] Rodriguez-Vázquez, A. and Sánchez-Sinencio (eds.), "Special issue on low-voltage and low power analog and mixed-signal circuits and systems," *IEEE Trans. on Circuits and Systems-I*, Vol. 42, Nov 1995. - [2] Gonçalves, R. T., Noceti F., S., Schneider, M. C., and Galup-Montoro, C., "Digitally programmable switched current filters," in *Proc. ISCAS*, vol. 1, pp. 258-261, May 1996. - [3] Farag, F. A., "Digitally programmable low-voltage switched-current filters," Ph. D thesis, Federal University of Santa Catarina, Brazil, 1999. - [4] Seevinck, E., "CMOS translinear circuits," in Advances in Analog Circuit Design: MOST RF Circuits, Sigma-Delta Converters and Translinear Circuits", Sansen, W., Huijsing, J. H., and Van de Plassche, R. J., Eds. Dordrecht, The Netherlands: Kluwer, pp. 323-336, 1996. - [5] Langen, K. J. and Huijsing, J. H., "Compact low-voltage power-efficient CMOS operational amplifier cells for VLSI," *IEEE J. Solid-State Circuits*, vol. 33, no. 10, pp. 1482–1496, Oct 1998. - [6] Hwang, C., Motamed, A., and M. Ismail, "Universal constant-gm input-stage architecture for low-voltage op amps," *IEEE Trans. on Circuits and Systems-I*, Vol. 42, no. 11, pp. 886-895, Nov 1995. - [7] Hogervorst R., Huijsing J. H., "Design of low-voltage, low-power operational amplifier cells" Kluwer Academic Publishers, Netherlands, 1996. - [8] Babanezhad, J. N., "A rail-to-rail op amp," *IEEE J. Solid-State Circuits*, vol. 23, no. 6, pp. 1414–1417, Dec 1988. - [9] Vincence, V. C., Galup-Montoro, C. and Schneider, M. C., "A High Swing MOS Cascode Bias Circuit for Operation at any Current Level", in Proc. ISCAS'2000, pp. 489-492, May 2000. - [10] Austria Mikro Systeme International AMS 0.8μm CMOS Process Parameters, Revision B\*, Austria, 1997. - [11] Vincence, V. C., "Amplificadores operacionais para aplicações em circuitos a MOSFET's chaveados," Exame de qualificação, UFSC, Junho 2000. - [12] A. I. A. Cunha, M. C. Schneider, and C. Galup-Montoro, "An MOS transistor model for analog circuit design," *IEEE J. Solid-State Circuits*, vol. 33, no. 10, pp. 1510–1519, Oct 1998. - [13] Yan, S., Sánchez-Sinencio, E., "Low-voltage Analog Circuit Design Techniques: A Tutorial", *IEICE Trans.* Analog Integrated Circuits and Systems Vol. E00-A, no. 2, Feb 2000. - [14] SMASH; Dolphin Integration, Meylan, France. Homepage: <a href="http://www.dolphin.fr/">http://www.dolphin.fr/</a>, 1995