# Minimum Supply Voltage of 2.45 GHz LC Oscillator in 28 nm FD-SOI Process 

Mariana Siniscalchi ${ }^{\dagger}$, Nicolás Gammarano ${ }^{\star}$, Carlos Galup-Montoro ${ }^{\ddagger}$, Sylvain Bourdel ${ }^{\S}$ and Fernando Silveira ${ }^{〔}$<br>$\dagger \star{ }^{\top}$ Instituto de Ingeniería Eléctrica, Universidad de la República, Montevideo, Uruguay<br>${ }^{\ddagger}$ UFSC, Electrical and Electronics Engineering Department, Florianópolis, Brazil<br>${ }^{\S}$ RFIC-Lab, Grenoble INP, Université Grenoble Alpes, Grenoble, France<br>${ }^{\dagger}$ msiniscalchi@fing.edu.uy, ${ }^{\star}$ ngammarano@fing.edu.uy, ${ }^{\ddagger}$ carlosgalup@gmail.com, ${ }^{\S}$ sylvain.bourdel@grenoble-inp.fr, ${ }^{\text {s }}$ silveira@fing.edu.uy


#### Abstract

The minimum supply voltage limit is studied in the case of a 2.45 GHz LC cross-coupled oscillator, in a 28 nm FDSOI technology. An approach with simple equations aided with look up tables is used to obtain a theoretical prediction of the minimum voltage and current required for operation. The look up tables are loaded with all the transistor parameters of interest, which are extracted by means of DC simulations. The prediction is in good agreement with the simulation results, as long as the transition frequency of the transistors is at least 10 times the oscillation frequency. A feasible supply voltage for this circuit topology, oscillation frequency and technology is shown to be 37 mV . Depending on the back-plane voltage value and the inductor selected, the supply voltage reduction is limited by either the parasitic capacitances or the intrinsic gain of the transistors. Equations are provided to aid the designer in the selection of all of the design parameters to achieve the lowest possible supply voltage and lowest possible current.


Index Terms-Ultra-Low Voltage, Low-Power Electronics, RF, FD-SOI

## I. Introduction

Supplying energy to a device may entail very restrictive voltage and power constraints. Thermal or electrochemical harvesting devices provide very low voltages of the order of 100 mV or even lower [1]-[3]. Furthermore, if the operation of circuits at those supply voltage levels is feasible this makes possible important reductions in consumed power and energy.

Here we target a cross-coupled LC oscillator that operates at 2.45 GHz , the center frequency of the 2.4 GHz Industrial, Scientific and Medical (ISM) radio band. This radio band is one of the most used RF frequency bands worldwide, as protocols like Wi-Fi, Bluetooth and IEEE 802.15.4 work in that band.

The oscillator is simulated in a 28 nm FD-SOI process. As the nanometer processes are complex to model, we use an approach based on analytic calculations and lookup tables (LUTs) [4], [5]. Thus, the complexity, in particular the short channel effects, are dealt with by using different LUTs depending on the target transistor size.
The oscillators in the range of GHz with lowest supply voltage operate from supplies as low as 0.35 to 0.41 V [6]-[8]. Here, the minimum supply voltage limit is studied, showing that it can be much further reduced and explaining what are the constraints to do so. As a result, guidelines are provided to achieve the lowest supply voltage possible, as well as an accurate estimation of the minimum current consumption required.


Fig. 1. Circuit schematic of an LC cross-coupled oscillator.

## II. Study of the minimum operating voltage limit

The minimum supply voltage to enable oscillation is studied herein in the case of an LC cross-coupled oscillator. Figure 1 shows the circuit schematic of such oscillator. Each transistor introduces $180^{\circ}$ shift, so two transistors suffice for oscillation [9].

This voltage biased topology is more suitable for ultra low voltage operation than a current biased topology, since the transistors in the tail current source would not saturate. In addition, the voltage biased topology is useful in the ultra low voltage context, since the circuit is only connected to the supply voltage, $V_{D D}$, through the inductor. Therefore, full advantage is taken from the DC voltage by supplying it directly to the transistors and having an output that may swing well above $V_{D D}$ [10].
The inductor $L_{1}$ and the capacitor $C_{1}$ can be considered as two separate inductors $L_{1} / 2$ and two separate capacitors $2 C_{1}$ in series respectively. In both cases, the middle node is connected to virtual signal ground due to the circuit's symmetry. The oscillation angular frequency is $\omega_{o s c}=1 / \sqrt{L_{1} C_{1}}$. At the oscillation frequency, the open-loop gain is

$$
\begin{equation*}
A_{o l}\left(j \omega_{o s c}\right)=\left(\frac{g_{m}}{\frac{2}{R_{P}}+g_{o}}\right)^{2} \tag{1}
\end{equation*}
$$

where $R_{P}$ is the inductor $L_{1}$ parallel resistance at the oscillation frequency and $g_{m}$ and $g_{o}$ are the transconductance and the output conductance of either transistor, respectively. Both are calculated around the DC operating point $V_{X}=V_{Y}=V_{D D}$. The Barkhausen oscillation condition reduces to

$$
\begin{equation*}
g_{m} \geq \frac{2}{R_{P}}+g_{o} \tag{2}
\end{equation*}
$$

The oscillation condition does not depend explicitly on the supply voltage, but through the parameters $g_{m}$ and $g_{o}$ which depend on the bias voltage.
(2) simplifies to a condition on the drain current

$$
\begin{equation*}
I_{D} \geq \frac{\frac{2}{R_{P}}}{\frac{g_{m}}{I_{D}}-\frac{g_{o}}{I_{D}}} \tag{3}
\end{equation*}
$$

where $g_{m} / I_{D}$ and $g_{o} / I_{D}$ are looked up in a table. This lookup table (LUT) must be filled in advance by means of DC simulations of a unitary transistor.

## A. Design of the transistors

The lvtnfet_rf devices are the nMOS transistors of choice, since these have a lower threshold voltage than the standard nfet and are characterized for RF operation.

To minimize the capacitance contribution, the minimum channel length $L=30 \mathrm{~nm}$ is used (following some of the suggestions in Section 8.8 of [9]).

Both transistors are implemented with $N$ fingers of width $W_{u}=206 \mathrm{~nm}$. Thus, the total width is $W=N \times W_{u}$. This allows the designer to extract the LUT only in the case of a transistor of $L=30 \mathrm{~nm}$ and $W_{u}=206 \mathrm{~nm}$. Then the designer can obtain in a simple way the parameters of a transistor with $N$ fingers, by means of multiplying by $N$.

Thus, the values in the LUT are loaded for $L=30 \mathrm{~nm}$, $W_{u}=206 \mathrm{~nm}$ and the values of $V_{D D}$ and back plane voltage $V_{B P}$ of interest, provided that in DC $V_{G S}=V_{D S}=V_{D D}$.

As a consequence,

$$
\begin{equation*}
I_{D}=N \times I_{D u} \tag{4}
\end{equation*}
$$

where $I_{D u}$ is the drain current through a single finger. From (3) and (4), it follows that there is a minimum number of fingers $N$ required for oscillation at 2.45 GHz , given by

$$
\begin{equation*}
N_{\min }=\left(\frac{1}{I_{D u}}\right)\left(\frac{\frac{2}{R_{P}}}{\frac{g_{m}}{I_{D}}-\frac{g_{o}}{I_{D}}}\right) \tag{5}
\end{equation*}
$$

Note that $N \geq 0$ if $g_{m} / I_{D}>g_{o} / I_{D}$. Then, $g_{m} / g_{o}>$ 1 , which sets a lower boundary for the intrinsic gain of the transistor.

## B. Inductor choice

The inductor that achieves the lowest losses at the operating frequency must be used to reduce the power consumption of the oscillator. This is because the active devices of the oscillator must compensate for the losses of the $L C$ tank and because the inductor is the most lossy part of the tank in integrated technologies.

There are four kinds of inductors available in the library. The achievable inductance values using the single turn coils are in the range from 0.091 nH to 1.2 nH , while using the multi turn coils the achievable values are in the range from 0.61 nH to 7.76 nH . These two kinds (single and multi turn coils) have their differential and non-differential version. Here the multi turn coils are chosen, to use higher values of inductors that achieve a higher quality factor $Q$. The differential coils are chosen to keep the circuit symmetric.


Fig. 2. Inductance value $L_{1}$ as a function of frequency of a given inductor in the library with $11 \mu \mathrm{~m}$ coil width.


Fig. 3. Parasitic parallel resistor $R_{P}$ as a function of frequency of a given inductor of the library with $11 \mu \mathrm{~m}$ coil width.

The parameters of the inductors in the library were extracted for several values of the intended nominal inductance. The equivalent parallel resistance is extracted as $R_{P}=$ $1 / \operatorname{Re}\left(Y_{L_{1}}\right)$, the inductance value is extracted as $L_{1}=$ $-1 /\left(2 \pi f \operatorname{Im}\left(Y_{L_{1}}\right)\right)$ and $Q=R_{P} /\left(2 \pi f L_{1}\right)$. The results are plotted in Figs. 2 to 4, as a function of frequency.

The coil width used in these simulations is $11 \mu \mathrm{~m}$. Moreover, the dependence of the coil parameters on its width is negligible, according to simulations (omitted here).

According to (3), the highest $R_{P}$ the lowest the minimum $I_{D}$. The maximum value of $R_{P}$ diminishes with frequency, as seen in Fig. 3. Therefore, the $L_{n o m}=7.76 \mathrm{nH}$ nominal inductor is selected because it has the lowest losses at 2.45 GHz , which correspond to the highest $R_{P}=1.6 \mathrm{k} \Omega$ and


Fig. 4. Quality factor $Q$ as a function of frequency of a given inductor of the library with $11 \mu \mathrm{~m}$ coil width.


Fig. 5. The minimum current and number of transistors in parallel for oscillation at 2.45 GHz as a function of $V_{D D}$ for $V_{B P}=0 \mathrm{~V}$. Simulation results and results predicted by (3) and (5) and the LUT.
$L_{1}=9.63 \mathrm{nH}$. Note that the 7.76 nH nominal inductor is not the highest $Q$ inductor, according to Fig. 4.

## III. Methodology

Given $V_{D D}$ and $V_{B P}$, the minimum current to enable oscillation can be obtained by means of following (3) together with the LUT ( $g_{m} / I_{D}$ and $g_{o} / I_{D}$ ).

The oscillator simulated includes the 7.76 nH nominal inductor selected in Section II-B, an ideal capacitor $C_{1}$ to match the oscillation frequency to 2.45 GHz and two identical parallel arrangements of $N$ transistors of $L=30 \mathrm{~nm}$ and $W_{u}=206 \mathrm{~nm}$.

For each value of $V_{D D}$ and $V_{B P}$ of interest, $N$ and $C_{1}$ are modified to obtain, through periodic steady-state (PSS) simulations, the minimum $N$ for oscillation at 2.45 GHz . Thus, obtaining the minimum $I_{D}$.

Finally, the simulation results of $I_{D}$ are compared to the boundary predicted by (3) together with the LUT.

## IV. Results

The current through the transistors $I_{D}$ and the number of fingers $N$, are compared to those predicted by (3) and (5), respectively, and the LUT. The results are shown in Fig. 5 for $V_{B P}=0 \mathrm{~V}$ and in Fig. 6 for $V_{B P}=3 \mathrm{~V}$.

On the one hand, the simulation results for $V_{B P}=3 \mathrm{~V}$ are well predicted for all the values of $V_{D D}$.

On the other hand, the results for $V_{B P}=0 \mathrm{~V}$ show that the prediction is good for $V_{D D} \geq 275 \mathrm{mV}$ and it worsens as $V_{D D}$ decreases. In order to understand up to what extent is it possible to make these predictions, the transition frequency $f_{T}$ of the transistors is included in the LUT. Figure 7 shows how $f_{T}$ depends on $V_{B P}$ and $V_{D D}$.

If $f_{T}$ is too small, the simple small signal model used to make the predictions would not be accurate at the 2.45 GHz operating frequency. As a rule of thumb, $f_{T}$ should be at least one decade above the operating frequency, thus $f_{T}>$ 24.5 GHz [11]. This means that, the results are likely to be accurate for $V_{D D} \geq 275 \mathrm{mV}$ if $V_{B P}=0 \mathrm{~V}$ and for


Fig. 6. The minimum current and number of transistors in parallel for oscillation at 2.45 GHz as a function of $V_{D D}$ for $V_{B P}=3 \mathrm{~V}$. Simulation results and results predicted by (3) and (5) and the LUT.


Fig. 7. Simulation results of the transition frequency $f_{T}$ of a transistor of $L=30 \mathrm{~nm}$ and $W=206 \mathrm{~nm}$ as a function of $V_{G S}=V_{D S}=V_{D D}$ for different values of $V_{B P}$.
$V_{D D} \geq 50 \mathrm{mV}$ if $V_{B P}=3 \mathrm{~V}$. This is consistent with the results shown in Figs. 5 and 6.

In (3), we have $I_{D} \geq 0$ if $g_{m} / I_{D}>g_{o} / I_{D}$. This is equivalent to $g_{m} / g_{o}>1$, bounding the intrinsic gain of the transistor. Figure 8 shows the dependence on $V_{D D}$ of $g_{m} / I_{D}$ and $g_{m} / g_{o}$ for $V_{B P}=0 \mathrm{~V}$ and $V_{B P}=3 \mathrm{~V}$. Note that $g_{m} / g_{o}>1$ for $V_{D D} \geq 25 \mathrm{mV}$ if $V_{B P}=0 \mathrm{~V}$ and for $V_{D D} \geq 30.7 \mathrm{mV}$ if $V_{B P}=3 \mathrm{~V}$.

For values of $V_{D D}$ for which $g_{m} / g_{o}>1$, there is an $N$ large enough to satisfy (5). However, increasing $N$ increases the parasitic capacitances of the transistors. This is a problem if the equivalent parasitic capacitance is greater than $C_{t o t}$, where

$$
\begin{equation*}
C_{t o t}=\frac{1}{\left(2 \pi f_{o s c}\right)^{2} L_{1}} \tag{6}
\end{equation*}
$$

because in this case the desired oscillation frequency cannot be tuned by means of adjusting $C_{1}$. Thus,

$$
\begin{equation*}
C_{1}=C_{t o t}-N\left(\frac{C_{g s}+C_{g b}+C_{s d}+C_{b d}}{2}+2 C_{g d}\right) \geq 0 \tag{7}
\end{equation*}
$$



Fig. 8. $g_{m} / I_{D}$ and $g_{m} / g_{o}$ as a function of $V_{D D}$ for $V_{B P}=0 \mathrm{~V}$ and $V_{B P}=3 \mathrm{~V}$, extracted from the LUT.


Fig. 9. Simulated necessary capacitor $C_{1}$ for oscillation at 2.45 GHz as a function of $V_{D D}$ for $V_{B P}=0 \mathrm{~V}$ and $V_{B P}=3 \mathrm{~V}$.
where $C_{i j}$ are the capacitances of a unitary transistor loaded from the LUT.

Figure 9 shows the capacitor $C_{1}$ needed to tune the oscillation frequency to 2.45 GHz . The values of $C_{1}$ found through (7) and the LUT, are compared to the simulation results of the oscillator, for $V_{B P}=0 \mathrm{~V}$ and $V_{B P}=3 \mathrm{~V}$, obtaining an excellent agreement. The capacitor $C_{1}=0 \mathrm{~F}$ for $V_{D D}=150 \mathrm{mV}$ if $V_{B P}=0 \mathrm{~V}$, and for $V_{D D}=35 \mathrm{mV}$ for $V_{B P}=3 \mathrm{~V}$.

Table I shows the simulation results for the minimum $V_{D D}$ obtained.

In the case of $V_{B P}=0 \mathrm{~V}$, the most restrictive condition

TABLE I
SIMULATION RESULTS OF THE OSCILLATOR FOR THE MINIMUM SUPPLY voltage $V_{D D}$.

| $V_{D D}$ <br> $(\mathrm{mV})$ | $V_{B P}$ <br> $(\mathrm{~V})$ | $N$ | $I_{D_{Q}}$ <br> $(\mu \mathrm{~A})$ | $g_{m} / I_{D}$ <br> $\left(\mathrm{~V}^{-1}\right)$ | $g_{o} / I_{D}$ <br> $\left(\mathrm{~V}^{-1}\right)$ | $C_{1}$ <br> $(\mathrm{fF})$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 138 | 0 | 2600 | 32.67 | 27.85 | 2.87 | 0 |
| 37 | 3 | 800 | 315.8 | 21.97 | 17.58 | 294.5 |

on $V_{D D}$ is that of the parasitic capacitances of the transistors, since the minimum $V_{D D}$ is obtained for $C_{1}=0 \mathrm{~F}$, while the intrinsic gain is still high since $g_{m} / I_{D}=9.70 \times g_{o} / I_{D}$. Further, slight, improvement in the minimum supply voltage could be achieved by replacing the inductor $L_{1}$ with a smaller one (lower $L_{1}$ at the oscillation frequency), relaxing the most restricting constraint (parasitic capacitance) at expense of a small decrease in $R_{P}$ and a small increase in the minimum $I_{D}$.

In the case of $V_{B P}=3 \mathrm{~V}$, the intrinsic gain is the most restrictive condition on lowering $V_{D D}$, since $g_{m} / I_{D}=1.25 \times$ $g_{o} / I_{D}$ for the minimum $V_{D D}$ and there is still headroom for $C_{1}$ to properly tune the frequency.

## V. Conclusion

There are two limitations for lowering $V_{D D}$ : the parasitic capacitances of the transistors must be small enough to attain the target frequency of 2.45 GHz and the intrinsic gain of the transistors must be greater than 1 .

The minimum current predicted is in good agreement with the simulation results, as long as the transition frequency of the transistors $f_{T}$ is at least 10 times the oscillation frequency.

A 2.45 GHz cross-coupled LC oscillator is feasible at $V_{D D}=138 \mathrm{mV}$ for $V_{B P}=0 \mathrm{~V}$ and $V_{D D}=37 \mathrm{mV}$ for $V_{B P}=3 \mathrm{~V}$ in 28 nm FD-SOI.

## Acknowledgment

The authors would like to acknowledge project STICAmSud O2ERF, and CAP and CSIC Universidad de la República, Uruguay.

## REFERENCES

[1] C. J. Love, S. Zhang, and A. Mershin, "Source of Sustained Voltage Difference between the Xylem of a Potted Ficus benjamina Tree and Its Soil," PLoS ONE, vol. 3, no. 8, e2963, 2008.
[2] P. Weng, H. Tang, P. Ku, and L. Lu, " 50 mV -Input Batteryless Boost Converter for Thermal Energy Harvesting," IEEE Journal of Solid-State Circuits, vol. 48, no. 4, pp. 1031-1041, April 2013.
[3] S. Bandyopadhyay, P. P. Mercier, A. C. Lysaght, K. M. Stankovic, and A. P. Chandrakasan, "A 1.1 nW Energy-Harvesting System with 544 pW Quiescent Power for Next-Generation Implants," IEEE Journal of Solid-State Circuits, vol. 49, no. 12, pp. 2812-2824, Dec 2014.
[4] P. G. Jespers and B. Murmann, Systematic Design of Analog CMOS Circuits. Cambridge University Press, 2017.
[5] M. Siniscalchi, N. Gammarano, S. Bourdel, C. Galup-Montoro, and F. Silveira, "Modeling a nanometer FD-SOI transistor with a basic all-region MOSFET model," in 2020 Latin American Electron Devices Conference (LAEDC), 2020.
[6] I. Ghorbel, F. Haddad, W. Rahajandraibe, and M. Loulou, "A subthreshold low-power NMOS LC-VCO Design for Autonomous Connected Objects," in 2018 30th International Conference on Microelectronics (ICM), Dec 2018, pp. 216-219.
[7] T. First, A. A. Mariano, P. C. Lacerda, G. Brante, O. C. G. Filho, and B. Leite, "2.4 GHz Reconfigurable Low Voltage and Low Power VCO dedicated to Sensor Networks Applications," in 2018 25th IEEE International Conference on Electronics, Circuits and Systems (ICECS), Dec 2018, pp. 329-332.
[8] J. Lou, J. Zhang, Y. Gao, and H. Liu, "A ultra-low-voltage 6.9 GHz CMOS quadrature VCO with superharmonic and back-gate coupling," in The 2012 International Workshop on Microwave and Millimeter Wave Circuits and System Technology, April 2012, pp. 1-4.
[9] B. Razavi, RF Microelectronics. Prentice Hall, Second Edition, 2012.
[10] L. Fanori and P. Andreani, "Class-D CMOS Oscillators," IEEE Journal of Solid-State Circuits, vol. 48, no. 12, pp. 3105-3119, Dec 2013.
[11] Y. Tsividis and C. McAndrew, Operation and Modeling of the MOS Transistor. Oxford Univ. Press, 2011.

